Merge pull request #1420 from d4ilyrun/g0/erase_bank2

[STM32Gx]: Added erase support for multi-bank products
pull/1426/head^2
nightwalker-87 2024-08-11 14:28:47 +02:00 zatwierdzone przez GitHub
commit 1f0b95c364
Nie znaleziono w bazie danych klucza dla tego podpisu
ID klucza GPG: B5690EEEBB952194
2 zmienionych plików z 13 dodań i 0 usunięć

Wyświetl plik

@ -181,6 +181,7 @@
#define FLASH_Gx_CR_PNB (3) /* Page number */
#define FLASH_G0_CR_PNG_LEN (5) /* STM32G0: 5 page number bits */
#define FLASH_G4_CR_PNG_LEN (7) /* STM32G4: 7 page number bits */
#define FLASH_Gx_CR_BKER (13) /* Bank selection for erase operation */
#define FLASH_Gx_CR_MER2 (15) /* Mass erase (2nd bank)*/
#define FLASH_Gx_CR_STRT (16) /* Start */
#define FLASH_Gx_CR_OPTSTRT (17) /* Start of modification of option bytes */

Wyświetl plik

@ -1122,6 +1122,18 @@ int32_t stlink_erase_flash_page(stlink_t *sl, stm32_addr_t flashaddr) {
stlink_read_debug32(sl, FLASH_Gx_CR, &val);
// sec 3.7.5 - PNB[9:0] is offset by 3. PER is 0x2.
val &= ~(0x7FF << 3);
// sec 3.3.8 - Error PGSERR
// * In the page erase sequence: PG, FSTPG and MER1 are not cleared when PER is set
val &= ~(1 << FLASH_Gx_CR_MER1 | 1 << FLASH_Gx_CR_MER2);
val &= ~(1 << FLASH_Gx_CR_PG);
// Products of the Gx series with more than 128K of flash use 2 banks.
// In this case we need to specify which bank to erase (sec 3.7.5 - BKER)
if (sl->flash_size > (128 * 1024) &&
((flashaddr - STM32_FLASH_BASE) >= sl->flash_size / 2)) {
val |= (1 << FLASH_Gx_CR_BKER); // erase bank 2
} else {
val &= ~(1 << FLASH_Gx_CR_BKER); // erase bank 1
}
val |= ((flash_page & 0x7FF) << 3) | (1 << FLASH_CR_PER);
stlink_write_debug32(sl, FLASH_Gx_CR, val);
// STM32L5x2xx has two banks with 2k pages or single with 4k pages