kopia lustrzana https://github.com/espressif/esp-idf
76 wiersze
3.0 KiB
C
76 wiersze
3.0 KiB
C
|
// Copyright 2015-2020 Espressif Systems (Shanghai) PTE LTD
|
||
|
//
|
||
|
// Licensed under the Apache License, Version 2.0 (the "License");
|
||
|
// you may not use this file except in compliance with the License.
|
||
|
// You may obtain a copy of the License at
|
||
|
//
|
||
|
// http://www.apache.org/licenses/LICENSE-2.0
|
||
|
//
|
||
|
// Unless required by applicable law or agreed to in writing, software
|
||
|
// distributed under the License is distributed on an "AS IS" BASIS,
|
||
|
// WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
||
|
// See the License for the specific language governing permissions and
|
||
|
// limitations under the License.
|
||
|
|
||
|
/**
|
||
|
* @file cache_err_int.c
|
||
|
* @brief The cache has an interrupt that can be raised as soon as an access to a cached
|
||
|
* region (Flash, PSRAM) is done without the cache being enabled.
|
||
|
* We use that here to panic the CPU, which from a debugging perspective,
|
||
|
* is better than grabbing bad data from the bus.
|
||
|
*/
|
||
|
|
||
|
#include <stdint.h>
|
||
|
#include "sdkconfig.h"
|
||
|
#include "esp_err.h"
|
||
|
#include "esp_attr.h"
|
||
|
#include "esp_intr_alloc.h"
|
||
|
#include "soc/soc.h"
|
||
|
#include "soc/extmem_reg.h"
|
||
|
#include "soc/periph_defs.h"
|
||
|
#include "hal/cpu_hal.h"
|
||
|
#include "esp32s3/dport_access.h"
|
||
|
#include "esp32s3/rom/ets_sys.h"
|
||
|
|
||
|
void esp_cache_err_int_init(void)
|
||
|
{
|
||
|
uint32_t core_id = cpu_hal_get_core_id();
|
||
|
ESP_INTR_DISABLE(ETS_CACHEERR_INUM);
|
||
|
|
||
|
// We do not register a handler for the interrupt because it is interrupt
|
||
|
// level 4 which is not serviceable from C. Instead, xtensa_vectors.S has
|
||
|
// a call to the panic handler for this interrupt.
|
||
|
intr_matrix_set(core_id, ETS_CACHE_IA_INTR_SOURCE, ETS_CACHEERR_INUM);
|
||
|
|
||
|
// Enable invalid cache access interrupt when the cache is disabled.
|
||
|
// When the interrupt happens, we can not determine the CPU where the
|
||
|
// invalid cache access has occurred. We enable the interrupt to catch
|
||
|
// invalid access on both CPUs, but the interrupt is connected to the
|
||
|
// CPU which happens to call this function.
|
||
|
// For this reason, panic handler backtrace will not be correct if the
|
||
|
// interrupt is connected to PRO CPU and invalid access happens on the APP CPU.
|
||
|
|
||
|
SET_PERI_REG_MASK(EXTMEM_CACHE_ILG_INT_CLR_REG,
|
||
|
EXTMEM_MMU_ENTRY_FAULT_INT_CLR |
|
||
|
EXTMEM_DCACHE_WRITE_FLASH_INT_CLR |
|
||
|
EXTMEM_DCACHE_PRELOAD_OP_FAULT_INT_CLR |
|
||
|
EXTMEM_DCACHE_SYNC_OP_FAULT_INT_CLR |
|
||
|
EXTMEM_ICACHE_PRELOAD_OP_FAULT_INT_CLR |
|
||
|
EXTMEM_ICACHE_SYNC_OP_FAULT_INT_CLR);
|
||
|
SET_PERI_REG_MASK(EXTMEM_CACHE_ILG_INT_ENA_REG,
|
||
|
EXTMEM_MMU_ENTRY_FAULT_INT_ENA |
|
||
|
EXTMEM_DCACHE_WRITE_FLASH_INT_ENA |
|
||
|
EXTMEM_DCACHE_PRELOAD_OP_FAULT_INT_ENA |
|
||
|
EXTMEM_DCACHE_SYNC_OP_FAULT_INT_ENA |
|
||
|
EXTMEM_ICACHE_PRELOAD_OP_FAULT_INT_ENA |
|
||
|
EXTMEM_ICACHE_SYNC_OP_FAULT_INT_ENA);
|
||
|
|
||
|
ESP_INTR_ENABLE(ETS_CACHEERR_INUM);
|
||
|
}
|
||
|
|
||
|
int IRAM_ATTR esp_cache_err_get_cpuid(void)
|
||
|
{
|
||
|
// FIXME
|
||
|
return -1;
|
||
|
}
|