2021-05-24 07:08:00 +00:00
|
|
|
.. This file gets included from other .rst files in this folder.
|
|
|
|
.. It contains target-specific snippets.
|
|
|
|
.. Comments and '---' lines act as delimiters.
|
|
|
|
..
|
|
|
|
.. This is necessary mainly because RST doesn't support substitutions
|
|
|
|
.. (defined in RST, not in Python) inside code blocks. If that is ever implemented,
|
|
|
|
.. These code blocks can be moved back to the main .rst files, with target-specific
|
|
|
|
.. file names being replaced by substitutions.
|
|
|
|
|
|
|
|
|
|
|
|
.. run-openocd
|
|
|
|
|
|
|
|
::
|
|
|
|
|
2021-10-11 19:15:31 +00:00
|
|
|
openocd -f board/esp32s3-builtin.cfg
|
2021-05-24 07:08:00 +00:00
|
|
|
|
|
|
|
.. |run-openocd-device-name| replace:: ESP32-S3
|
|
|
|
|
|
|
|
---
|
|
|
|
|
|
|
|
.. run-openocd-output
|
|
|
|
|
|
|
|
::
|
|
|
|
|
2021-10-11 19:15:31 +00:00
|
|
|
user-name@computer-name:~/esp/esp-idf$ openocd -f board/esp32s3-builtin.cfg
|
|
|
|
Open On-Chip Debugger v0.10.0-esp32-20210902 (2021-10-05-23:44)
|
2021-05-24 07:08:00 +00:00
|
|
|
Licensed under GNU GPL v2
|
|
|
|
For bug reports, read
|
2021-10-11 19:15:31 +00:00
|
|
|
http://openocd.org/doc/doxygen/bugs.html
|
|
|
|
debug_level: 2
|
|
|
|
|
|
|
|
Info : only one transport option; autoselect 'jtag'
|
|
|
|
Warn : Transport "jtag" was already selected
|
|
|
|
Info : Listening on port 6666 for tcl connections
|
|
|
|
Info : Listening on port 4444 for telnet connections
|
|
|
|
Info : esp_usb_jtag: Device found. Base speed 40000KHz, div range 1 to 255
|
|
|
|
Info : clock speed 40000 kHz
|
2021-05-24 07:08:00 +00:00
|
|
|
Info : JTAG tap: esp32s3.cpu0 tap/device found: 0x120034e5 (mfg: 0x272 (Tensilica), part: 0x2003, ver: 0x1)
|
2021-10-11 19:15:31 +00:00
|
|
|
Info : JTAG tap: esp32s3.cpu1 tap/device found: 0x120034e5 (mfg: 0x272 (Tensilica), part: 0x2003, ver: 0x1)
|
|
|
|
Info : esp32s3.cpu0: Debug controller was reset.
|
|
|
|
Info : esp32s3.cpu0: Core was reset.
|
|
|
|
Info : esp32s3.cpu1: Debug controller was reset.
|
|
|
|
Info : esp32s3.cpu1: Core was reset.
|
|
|
|
Info : Listening on port 3333 for gdb connections
|
2021-05-24 07:08:00 +00:00
|
|
|
|
2021-10-11 19:15:31 +00:00
|
|
|
.. |run-openocd-cfg-file-err| replace:: ``Can't find board/esp32s3-builtin.cfg``
|
2021-05-24 07:08:00 +00:00
|
|
|
|
|
|
|
---
|
|
|
|
|
|
|
|
.. run-openocd-upload
|
|
|
|
|
|
|
|
::
|
|
|
|
|
2021-10-11 19:15:31 +00:00
|
|
|
openocd -f board/esp32s3-builtin.cfg -c "program_esp filename.bin 0x10000 verify exit"
|
2021-05-24 07:08:00 +00:00
|
|
|
|
|
|
|
---
|
|
|
|
|
|
|
|
.. run-openocd-src-linux
|
|
|
|
|
|
|
|
.. code-block:: bash
|
|
|
|
|
2021-10-11 19:15:31 +00:00
|
|
|
src/openocd -f board/esp32s3-builtin.cfg
|
2021-05-24 07:08:00 +00:00
|
|
|
|
|
|
|
---
|
|
|
|
|
|
|
|
.. run-openocd-src-win
|
|
|
|
|
|
|
|
.. code-block:: batch
|
|
|
|
|
2021-10-11 19:15:31 +00:00
|
|
|
src\openocd -f board/esp32s3-builtin.cfg
|
2021-05-24 07:08:00 +00:00
|
|
|
|
|
|
|
---
|
|
|
|
|
|
|
|
.. idf-py-openocd-default-cfg
|
|
|
|
|
2021-10-11 19:15:31 +00:00
|
|
|
.. |idf-py-def-cfg| replace:: ``-f board/esp32s3-builtin.cfg``
|
2021-05-24 07:08:00 +00:00
|
|
|
|
|
|
|
---
|
|
|
|
|
|
|
|
.. run-openocd-appimage-offset
|
|
|
|
|
|
|
|
::
|
|
|
|
|
2021-10-11 19:15:31 +00:00
|
|
|
openocd -f board/esp32s3-builtin.cfg -c "init; halt; esp appimage_offset 0x210000"
|
2021-05-24 07:08:00 +00:00
|
|
|
|
|
|
|
---
|
|
|
|
|
|
|
|
.. openocd-cfg-files
|
|
|
|
|
|
|
|
.. list-table:: OpenOCD configuration files for ESP32-S3
|
|
|
|
:widths: 25 75
|
|
|
|
:header-rows: 1
|
|
|
|
|
|
|
|
* - Name
|
|
|
|
- Description
|
2021-10-11 19:15:31 +00:00
|
|
|
* - ``board/esp32s3-builtin.cfg``
|
|
|
|
- Board configuration file for ESP32-S3 for debugging via builtin USB JTAG, includes target and adapter configuration.
|
|
|
|
* - ``board/esp32s3-ftdi.cfg``
|
|
|
|
- Board configuration file for ESP32-S3 for via externally connected FTDI-based probe like ESP-Prog, includes target and adapter configuration.
|
2021-05-24 07:08:00 +00:00
|
|
|
* - ``target/esp32s3.cfg``
|
|
|
|
- ESP32-S3 target configuration file. Can be used together with one of the ``interface/`` configuration files.
|
2021-10-11 19:15:31 +00:00
|
|
|
* - ``interface/ftdi/esp_usb_jtag.cfg``
|
|
|
|
- JTAG adapter configuration file for ESP32-S3 builtin USB JTAG.
|
2021-05-24 07:08:00 +00:00
|
|
|
* - ``interface/ftdi/esp32_devkitj_v1.cfg``
|
2021-10-11 19:15:31 +00:00
|
|
|
- JTAG adapter configuration file for ESP-Prog debug adapter board.
|
2021-05-24 07:08:00 +00:00
|
|
|
|
|
|
|
---
|
|
|
|
|
|
|
|
.. openocd-target-specific-config-vars
|
|
|
|
|
|
|
|
---
|
|
|
|
|
|
|
|
---
|
|
|
|
|
|
|
|
.. jtag-pins
|
|
|
|
|
|
|
|
.. list-table:: ESP32-S3 pins and JTAG signals
|
|
|
|
:widths: 25 75
|
|
|
|
:header-rows: 1
|
|
|
|
|
|
|
|
* - ESP32-S3 Pin
|
|
|
|
- JTAG Signal
|
|
|
|
* - MTDO
|
|
|
|
- TDO
|
|
|
|
* - MTDI
|
|
|
|
- TDI
|
|
|
|
* - MTCK
|
|
|
|
- TCK
|
|
|
|
* - MTMS
|
|
|
|
- TMS
|
|
|
|
|
|
|
|
---
|
|
|
|
|
|
|
|
.. run-openocd-d3
|
|
|
|
|
|
|
|
::
|
|
|
|
|
2021-10-11 19:15:31 +00:00
|
|
|
openocd -l openocd_log.txt -d3 -f board/esp32s3-builtin.cfg
|
2021-05-24 07:08:00 +00:00
|
|
|
|
|
|
|
---
|
|
|
|
|
|
|
|
.. run-openocd-d3-tee
|
|
|
|
|
|
|
|
::
|
|
|
|
|
2021-10-11 19:15:31 +00:00
|
|
|
openocd -d3 -f board/esp32s3-builtin.cfg 2>&1 | tee openocd.log
|
2021-05-24 07:08:00 +00:00
|
|
|
|
|
|
|
---
|
|
|
|
|
|
|
|
.. run-gdb-remotelog
|
|
|
|
|
|
|
|
::
|
|
|
|
|
|
|
|
xtensa-esp32s3-elf-gdb -ex "set remotelogfile gdb_log.txt" <all other options>
|
|
|
|
|
|
|
|
---
|
|
|
|
|
|
|
|
.. devkit-defs
|
|
|
|
|
|
|
|
.. |devkit-name| replace:: ESP32-S3
|
|
|
|
.. |devkit-name-with-link| replace:: :doc:`ESP32-S3 <../../hw-reference/index>`
|
|
|
|
|
|
|
|
---
|
|
|
|
|
|
|
|
.. devkit-hw-config
|
|
|
|
|
|
|
|
* Out of the box, ESP32-S3 doesn't need any additional hardware configuration for JTAG debugging. However if you are experiencing issues, check that switches 2-5 of the "JTAG" DIP switch block are in "ON" position.
|
|
|
|
|
|
|
|
---
|