kopia lustrzana https://github.com/UU5JPP/Wolf-LITE
134 wiersze
5.1 KiB
Verilog
134 wiersze
5.1 KiB
Verilog
// megafunction wizard: %LPM_ADD_SUB%
|
|
// GENERATION: STANDARD
|
|
// VERSION: WM1.0
|
|
// MODULE: LPM_ADD_SUB
|
|
|
|
// ============================================================
|
|
// File Name: tx_summator.v
|
|
// Megafunction Name(s):
|
|
// LPM_ADD_SUB
|
|
//
|
|
// Simulation Library Files(s):
|
|
// lpm
|
|
// ============================================================
|
|
// ************************************************************
|
|
// THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
|
|
//
|
|
// 18.1.0 Build 625 09/12/2018 SJ Standard Edition
|
|
// ************************************************************
|
|
|
|
|
|
//Copyright (C) 2018 Intel Corporation. All rights reserved.
|
|
//Your use of Intel Corporation's design tools, logic functions
|
|
//and other software and tools, and its AMPP partner logic
|
|
//functions, and any output files from any of the foregoing
|
|
//(including device programming or simulation files), and any
|
|
//associated documentation or information are expressly subject
|
|
//to the terms and conditions of the Intel Program License
|
|
//Subscription Agreement, the Intel Quartus Prime License Agreement,
|
|
//the Intel FPGA IP License Agreement, or other applicable license
|
|
//agreement, including, without limitation, that your use is for
|
|
//the sole purpose of programming logic devices manufactured by
|
|
//Intel and sold by Intel or its authorized distributors. Please
|
|
//refer to the applicable agreement for further details.
|
|
|
|
|
|
// synopsys translate_off
|
|
`timescale 1 ps / 1 ps
|
|
// synopsys translate_on
|
|
module tx_summator (
|
|
clken,
|
|
clock,
|
|
dataa,
|
|
datab,
|
|
overflow,
|
|
result);
|
|
|
|
input clken;
|
|
input clock;
|
|
input [31:0] dataa;
|
|
input [31:0] datab;
|
|
output overflow;
|
|
output [31:0] result;
|
|
|
|
wire sub_wire0;
|
|
wire [31:0] sub_wire1;
|
|
wire overflow = sub_wire0;
|
|
wire [31:0] result = sub_wire1[31:0];
|
|
|
|
lpm_add_sub LPM_ADD_SUB_component (
|
|
.clken (clken),
|
|
.clock (clock),
|
|
.dataa (dataa),
|
|
.datab (datab),
|
|
.overflow (sub_wire0),
|
|
.result (sub_wire1)
|
|
// synopsys translate_off
|
|
,
|
|
.aclr (),
|
|
.add_sub (),
|
|
.cin (),
|
|
.cout ()
|
|
// synopsys translate_on
|
|
);
|
|
defparam
|
|
LPM_ADD_SUB_component.lpm_direction = "ADD",
|
|
LPM_ADD_SUB_component.lpm_hint = "ONE_INPUT_IS_CONSTANT=NO,CIN_USED=NO",
|
|
LPM_ADD_SUB_component.lpm_pipeline = 1,
|
|
LPM_ADD_SUB_component.lpm_representation = "SIGNED",
|
|
LPM_ADD_SUB_component.lpm_type = "LPM_ADD_SUB",
|
|
LPM_ADD_SUB_component.lpm_width = 32;
|
|
|
|
|
|
endmodule
|
|
|
|
// ============================================================
|
|
// CNX file retrieval info
|
|
// ============================================================
|
|
// Retrieval info: PRIVATE: CarryIn NUMERIC "0"
|
|
// Retrieval info: PRIVATE: CarryOut NUMERIC "0"
|
|
// Retrieval info: PRIVATE: ConstantA NUMERIC "0"
|
|
// Retrieval info: PRIVATE: ConstantB NUMERIC "0"
|
|
// Retrieval info: PRIVATE: Function NUMERIC "0"
|
|
// Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Cyclone IV E"
|
|
// Retrieval info: PRIVATE: LPM_PIPELINE NUMERIC "1"
|
|
// Retrieval info: PRIVATE: Latency NUMERIC "1"
|
|
// Retrieval info: PRIVATE: Overflow NUMERIC "1"
|
|
// Retrieval info: PRIVATE: RadixA NUMERIC "10"
|
|
// Retrieval info: PRIVATE: RadixB NUMERIC "10"
|
|
// Retrieval info: PRIVATE: Representation NUMERIC "0"
|
|
// Retrieval info: PRIVATE: SYNTH_WRAPPER_GEN_POSTFIX STRING "0"
|
|
// Retrieval info: PRIVATE: ValidCtA NUMERIC "0"
|
|
// Retrieval info: PRIVATE: ValidCtB NUMERIC "0"
|
|
// Retrieval info: PRIVATE: WhichConstant NUMERIC "0"
|
|
// Retrieval info: PRIVATE: aclr NUMERIC "0"
|
|
// Retrieval info: PRIVATE: clken NUMERIC "1"
|
|
// Retrieval info: PRIVATE: nBit NUMERIC "32"
|
|
// Retrieval info: PRIVATE: new_diagram STRING "1"
|
|
// Retrieval info: LIBRARY: lpm lpm.lpm_components.all
|
|
// Retrieval info: CONSTANT: LPM_DIRECTION STRING "ADD"
|
|
// Retrieval info: CONSTANT: LPM_HINT STRING "ONE_INPUT_IS_CONSTANT=NO,CIN_USED=NO"
|
|
// Retrieval info: CONSTANT: LPM_PIPELINE NUMERIC "1"
|
|
// Retrieval info: CONSTANT: LPM_REPRESENTATION STRING "SIGNED"
|
|
// Retrieval info: CONSTANT: LPM_TYPE STRING "LPM_ADD_SUB"
|
|
// Retrieval info: CONSTANT: LPM_WIDTH NUMERIC "32"
|
|
// Retrieval info: USED_PORT: clken 0 0 0 0 INPUT NODEFVAL "clken"
|
|
// Retrieval info: USED_PORT: clock 0 0 0 0 INPUT NODEFVAL "clock"
|
|
// Retrieval info: USED_PORT: dataa 0 0 32 0 INPUT NODEFVAL "dataa[31..0]"
|
|
// Retrieval info: USED_PORT: datab 0 0 32 0 INPUT NODEFVAL "datab[31..0]"
|
|
// Retrieval info: USED_PORT: overflow 0 0 0 0 OUTPUT NODEFVAL "overflow"
|
|
// Retrieval info: USED_PORT: result 0 0 32 0 OUTPUT NODEFVAL "result[31..0]"
|
|
// Retrieval info: CONNECT: @clken 0 0 0 0 clken 0 0 0 0
|
|
// Retrieval info: CONNECT: @clock 0 0 0 0 clock 0 0 0 0
|
|
// Retrieval info: CONNECT: @dataa 0 0 32 0 dataa 0 0 32 0
|
|
// Retrieval info: CONNECT: @datab 0 0 32 0 datab 0 0 32 0
|
|
// Retrieval info: CONNECT: overflow 0 0 0 0 @overflow 0 0 0 0
|
|
// Retrieval info: CONNECT: result 0 0 32 0 @result 0 0 32 0
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL tx_summator.v TRUE
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL tx_summator.inc FALSE
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL tx_summator.cmp FALSE
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL tx_summator.bsf TRUE
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL tx_summator_inst.v FALSE
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL tx_summator_bb.v FALSE
|
|
// Retrieval info: LIB_FILE: lpm
|